Search

US-12620361-B2 - Scan circuit, display substrate, and display apparatus

US12620361B2US 12620361 B2US12620361 B2US 12620361B2US-12620361-B2

Abstract

A display substrate includes a scan circuit, a first reference signal line in a third region, and at least three clock signal lines arranged in a fourth region. The scan circuit includes a plurality of stages, wherein a respective stage of the scan circuit includes a respective scan unit configured to provide a control signal to at least a row of subpixels. The respective scan unit includes an input subcircuit configured to receive from an input terminal a start signal or an output signal from a previous scan unit of a previous stage, a first processing subcircuit, a second processing subcircuit, and an output subcircuit configured to output an output signal from an output terminal. The output subcircuit includes a first output transistor. The input subcircuit includes a first input transistor and a second input transistor sequentially coupled between an input terminal and a first node.

Inventors

  • Jiangnan Lu
  • Zhenzhen Shan
  • Jianchao Zhu
  • Guangliang Shang
  • Xing Yao

Assignees

  • BOE TECHNOLOGY GROUP CO., LTD.

Dates

Publication Date
20260505
Application Date
20250108

Claims (20)

  1. 1 . A display substrate, comprising a scan circuit, a first reference signal line in a third region, and at least three clock signal lines arranged in a fourth region; wherein the scan circuit comprises a plurality of stages, wherein a respective stage of the scan circuit comprises a respective scan unit configured to provide a control signal to at least a row of subpixels; wherein the respective scan unit comprises an input subcircuit configured to receive from an input terminal a start signal or an output signal from a previous scan unit of a previous stage, a first processing subcircuit, a second processing subcircuit, and an output subcircuit configured to output an output signal from an output terminal; wherein the output subcircuit comprises a first output transistor; wherein the input subcircuit comprises a first input transistor and a second input transistor sequentially coupled between an input terminal and a first node; and the first node is coupled to a gate electrode of the first output transistor; wherein the first processing subcircuit comprises a first switch transistor and a second switch transistor coupled between the first node and a first reference terminal; and the first reference terminal is configured to receive a first reference signal; wherein the first output transistor and a second output transistor of the output subcircuit are arranged in a first region; input transistors, switch transistors, and control transistors of the respective scan unit are arranged in a second region; capacitors of the respective scan unit are arranged in the third region; and the fourth region, the second region, the first region, and the third region are sequentially arranged.
  2. 2 . The display substrate of claim 1 , wherein the first reference signal line is on a side of the capacitors of the respective scan unit in the third region away from the at least three clock signal lines.
  3. 3 . The display substrate of claim 1 , wherein the first reference signal line is configured to provide a constant high voltage signal; and the output signal from the output terminal is a clock signal.
  4. 4 . The display substrate of claim 1 , wherein the capacitors of the respective scan unit in the third region comprising a first capacitor and a second capacitor; an orthographic projection of the first reference signal line on a base substrate at least partially overlaps with an orthographic projection of the first capacitor on the base substrate, and at least partially overlaps with an orthographic projection of the second capacitor on the base substrate.
  5. 5 . The display substrate of claim 1 , wherein an active layer of the first output transistor has a first channel width; an active layer of the second output transistor has a second channel width; and the first channel width is greater than the second channel width.
  6. 6 . The display substrate of claim 1 , wherein, in the second region, the first input transistor and the second input transistor are on a side of the first switch transistor and the second switch transistor closer to one or more clock signal lines; and the first switch transistor and the second switch transistor are on a side of the first input transistor and the second input transistor closer to the first output transistor and the second output transistor.
  7. 7 . The display substrate of claim 1 , wherein the first input transistor, the second input transistor, the first switch transistor, and the second switch transistor are clustered in a central region; the respective scan unit further comprises a first control transistor, a second control transistor, a third control transistor, and a fourth control transistor; the first control transistor and the second control transistor are on a first side of the central region; the third control transistor and the fourth control transistor are on a second side of the central region; and the first side and the second side are two opposite sides with respect to the central region along an extension direction of one or more clock signal lines.
  8. 8 . The display substrate of claim 7 , wherein the second control transistor is on a side of the first control transistor closer to the one or more clock signal lines, and the first control transistor is on a side of the second control transistor closer to the first output transistor and the second output transistor.
  9. 9 . The display substrate of claim 1 , comprising a semiconductor material layer; wherein the semiconductor material layer comprises active layers of one or more transistors of the respective scan unit; an active layer of the first input transistor and an active layer of the second input transistor are parts of a first unitary structure in the semiconductor material layer; and at least a portion of the first unitary structure has the L shape or an I shape.
  10. 10 . The display substrate of claim 9 , wherein the first unitary structure further comprises an active layer of a fourth control transistor.
  11. 11 . The display substrate of claim 1 , comprising a semiconductor material layer; wherein the semiconductor material layer comprises active layers of one or more transistors of the respective scan unit; an active layer of the first switch transistor and an active layer of the second switch transistor are parts of a second unitary structure in the semiconductor material layer; and at least a portion of the second unitary structure has the L shape or an I shape.
  12. 12 . The display substrate of claim 11 , wherein the second unitary structure further includes an active layer of a first control transistor.
  13. 13 . The display substrate of claim 1 , wherein the first output transistor has a first occupied area; the second output transistor has a second occupied area; the first occupied area is greater than the second occupied area; and a ratio of the first occupied area to the second occupied area is greater than or equal to 1.5:1.
  14. 14 . The display substrate of claim 1 , wherein an active layer of the first output transistor has a first channel width; an active layer of the second output transistor has a second channel width; the first channel width is greater than the second channel width; and a ratio of the first channel width to the second channel width is greater than or equal to 1.5:1.
  15. 15 . The display substrate of claim 1 , further comprising the first reference signal line and a second reference signal line; wherein the first reference signal line is in the third region; the second reference signal line is in the fourth region; and transistors of the respective scan unit are between the first reference signal line and the second reference signal line.
  16. 16 . The display substrate of claim 1 , wherein gate electrodes of the first input transistor and the second input transistor are coupled to a first terminal, and are configured to receive a first clock signal from the first terminal; and a source electrode of the first output transistor is coupled to a second terminal, and is configured to receive a second clock signal from the second terminal.
  17. 17 . The display substrate of claim 1 , wherein the first processing subcircuit further comprises a first control transistor coupled between a second node and the first reference terminal; a gate electrode of the first control transistor is coupled to the input terminal, and is configured to receive the start signal or the output signal from the previous scan unit of the previous stage; a source electrode of the first control transistor is coupled to the first reference terminal, and is configured to receive the first reference signal; and a drain electrode of the first control transistor is coupled to the second node, which is coupled to gate electrodes of the first switch transistor and the second switch transistor.
  18. 18 . The display substrate of claim 1 , wherein the second processing subcircuit comprises a second control transistor coupled between a second node and a second reference terminal; the second reference terminal is configured to receive a second reference signal; and a gate electrode of the second control transistor is coupled to a third terminal, and is configured to receive a third clock signal from the third terminal.
  19. 19 . The display substrate of claim 1 , wherein the first processing subcircuit further comprises a third control transistor coupled between a third node and a second reference terminal; a gate electrode of the third control transistor is coupled to the first node; a source electrode of the third control transistor is coupled to the second reference terminal, and is configured to receive a second reference signal from the second reference terminal; and a drain electrode of the third control transistor is coupled to a drain electrode of the first switch transistor and a source electrode of the second switch transistor.
  20. 20 . A display apparatus, comprising the display substrate of claim 1 , and one or more integrated circuits connected to the display substrate.

Description

CROSS-REFERENCE TO RELATED APPLICATION This application is a continuation of U.S. application Ser. No. 18/245,534, filed May 31, 2022, which a national stage application under 35 U.S.C. § 371 of International Application No. PCT/CN2022/096221, filed May 31, 2022. Each of the forgoing applications is herein incorporated by reference in its entirety for all purposes. TECHNICAL FIELD The present invention relates to display technology, more particularly, to a scan circuit, a display substrate, and a display apparatus. BACKGROUND Organic Light Emitting Diode (OLED) display is one of the hotspots in the field of flat panel display research today. Unlike Thin Film Transistor-Liquid Crystal Display (TFT-LCD), which uses a stable voltage to control brightness, OLED is driven by a driving current required to be kept constant to control illumination. The OLED display panel includes a plurality of pixel units configured with pixel-driving circuits arranged in multiple rows and columns. Each pixel-driving circuit includes a driving transistor having a gate terminal connected to one gate line per row and a drain terminal connected to one data line per column. When the row in which the pixel unit is gated is turned on, the switching transistor connected to the driving transistor is turned on, and the data voltage is applied from the data line to the driving transistor via the switching transistor, so that the driving transistor outputs a current corresponding to the data voltage to an OLED device. The OLED device is driven to emit light of a corresponding brightness. SUMMARY In one aspect, the present disclosure provides a display substrate, comprising a scan circuit, a first reference signal line in a third region, and at least three clock signal lines arranged in a fourth region; wherein the scan circuit comprises a plurality of stages, wherein a respective stage of the scan circuit comprises a respective scan unit configured to provide a control signal to at least a row of subpixels; wherein the respective scan unit comprises an input subcircuit configured to receive from an input terminal a start signal or an output signal from a previous scan unit of a previous stage, a first processing subcircuit, a second processing subcircuit, and an output subcircuit configured to output an output signal from an output terminal; wherein the output subcircuit comprises a first output transistor; wherein the input subcircuit comprises a first input transistor and a second input transistor sequentially coupled between an input terminal and a first node; and the first node is coupled to a gate electrode of the first output transistor; wherein the first processing subcircuit comprises a first switch transistor and a second switch transistor coupled between the first node and a first reference terminal; and the first reference terminal is configured to receive a first reference signal; wherein a first output transistor and a second output transistor of the output subcircuit are arranged in a first region; input transistors, switch transistors, and control transistors of the respective scan unit are arranged in a second region; capacitors of the respective scan unit are arranged in the third region; and the fourth region, the second region, the first region, and the third region are sequentially arranged. Optionally, the first reference signal line is on a side of the capacitors of the respective scan unit in the third region away from the at least three clock signal lines. Optionally, the first reference signal line is configured to provide a constant high voltage signal; and the output signal from the output terminal is a clock signal. Optionally, the capacitors of the respective scan unit in the third region comprising a first capacitor and a second capacitor; an orthographic projection of the first reference signal line on a base substrate at least partially overlaps with an orthographic projection of the first capacitor on the base substrate, and at least partially overlaps with an orthographic projection of the second capacitor on the base substrate. Optionally, an active layer of the first output transistor has a first channel width; an active layer of the second output transistor has a second channel width; and the first channel width is greater than the second channel width. Optionally, in the second region, the first input transistor and the second input transistor are on a side of the first switch transistor and the second switch transistor closer to one or more clock signal lines; and the first switch transistor and the second switch transistor are on a side of the first input transistor and the second input transistor closer to the first output transistor and the second output transistor. Optionally, the first input transistor, the second input transistor, the first switch transistor, and the second switch transistor are clustered in a central region; the respective scan unit further comprises a first control transistor, a